JPH0414435B2 - - Google Patents
Info
- Publication number
- JPH0414435B2 JPH0414435B2 JP59116310A JP11631084A JPH0414435B2 JP H0414435 B2 JPH0414435 B2 JP H0414435B2 JP 59116310 A JP59116310 A JP 59116310A JP 11631084 A JP11631084 A JP 11631084A JP H0414435 B2 JPH0414435 B2 JP H0414435B2
- Authority
- JP
- Japan
- Prior art keywords
- bit line
- bit lines
- potential
- memory cell
- dummy
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4091—Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4094—Bit-line management or control circuits
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/31—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59116310A JPS60258793A (ja) | 1984-06-04 | 1984-06-04 | ダイナミック型半導体記憶装置 |
US06/738,870 US4715015A (en) | 1984-06-01 | 1985-05-29 | Dynamic semiconductor memory with improved sense signal |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59116310A JPS60258793A (ja) | 1984-06-04 | 1984-06-04 | ダイナミック型半導体記憶装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS60258793A JPS60258793A (ja) | 1985-12-20 |
JPH0414435B2 true JPH0414435B2 (en]) | 1992-03-12 |
Family
ID=14683832
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP59116310A Granted JPS60258793A (ja) | 1984-06-01 | 1984-06-04 | ダイナミック型半導体記憶装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS60258793A (en]) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0778990B2 (ja) * | 1987-02-17 | 1995-08-23 | 松下電子工業株式会社 | 半導体ダイナミツクランダムアクセスメモリ− |
KR100212098B1 (ko) | 1987-09-19 | 1999-08-02 | 가나이 쓰도무 | 반도체 집적회로 장치 및 그 제조 방법과 반도체 집적 회로 장치의 배선기판 및 그 제조 방법 |
JPH0758592B2 (ja) * | 1987-11-30 | 1995-06-21 | 日本電気株式会社 | 半導体メモリ |
US5917211A (en) * | 1988-09-19 | 1999-06-29 | Hitachi, Ltd. | Semiconductor integrated circuit, method of fabricating the same and apparatus for fabricating the same |
US5339274A (en) * | 1992-10-30 | 1994-08-16 | International Business Machines Corporation | Variable bitline precharge voltage sensing technique for DRAM structures |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS581889A (ja) * | 1981-06-29 | 1983-01-07 | Fujitsu Ltd | 半導体記憶装置のダミ−セル制御方式 |
US4420822A (en) * | 1982-03-19 | 1983-12-13 | Signetics Corporation | Field plate sensing in single transistor, single capacitor MOS random access memory |
-
1984
- 1984-06-04 JP JP59116310A patent/JPS60258793A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS60258793A (ja) | 1985-12-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6519195B2 (en) | Semiconductor integrated circuit | |
KR100373223B1 (ko) | 반도체장치 | |
US6384445B1 (en) | Semiconductor memory device including memory cell transistors formed on SOI substrate and having fixed body regions | |
JPH057796B2 (en]) | ||
JPS63200394A (ja) | 半導体メモリ装置 | |
US4792922A (en) | Dynamic semiconductor memory with smaller memory cells | |
US4715015A (en) | Dynamic semiconductor memory with improved sense signal | |
JPH0361279B2 (en]) | ||
US5528545A (en) | Semiconductor memory device | |
US5835403A (en) | Multiplication of storage capacitance in memory cells by using the Miller effect | |
US5329479A (en) | Dynamic semiconductor memories | |
US7733681B2 (en) | Ferroelectric memory with amplification between sub bit-line and main bit-line | |
JPH11149784A (ja) | ダイナミック型半導体記憶装置 | |
US5973975A (en) | Method and circuit for sharing sense amplifier drivers | |
JPH0414435B2 (en]) | ||
US5757707A (en) | Semiconductor memory device | |
US5761112A (en) | Charge storage for sensing operations in a DRAM | |
JPH10149678A (ja) | Mosトランジスタ敷居値補償回路、フリップフロップ型センスアンプ及び半導体装置 | |
US5995410A (en) | Multiplication of storage capacitance in memory cells by using the Miller effect | |
JP2003257181A (ja) | 半導体装置 | |
US20050052914A1 (en) | Semiconductor memory device | |
US5563434A (en) | Semiconductor memory device having capacitor of thin film transistor structure | |
JPS5935114B2 (ja) | 増巾回路 | |
JPH0370877B2 (en]) | ||
US20020085405A1 (en) | Memory architecture with controllable bitline lengths |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
LAPS | Cancellation because of no payment of annual fees |